Dependence of Temperature and Back-Gate Bias on Single-Event Upset Induced by Heavy Ion in 0.2-μm DSOI CMOS Technology

IEEE Transactions on Nuclear Science(2021)

引用 5|浏览3
暂无评分
摘要
The dependence of temperature and back-gate bias on single-event upset (SEU) sensitivity is investigated based on a 0.2- μm double silicon-on-insulator (DSOI) technology. At room temperature, an obvious decrease in SEU cross section with the negative back-gate bias is experimentally observed for a DSOI static random access memory (SRAM). The physical mechanism of single-event effect (SEE) is explained through technology computer-aided design (TCAD) simulations. TCAD simulations were also performed to explain the impact of back-gate bias on charge collection and full width at half maximum (FWHM) of the pulsewidth at various temperatures. Both charge collection and FWHM of the pulsewidth increase significantly with temperature rising from 240 to 400 K. It is demonstrated that the SEU threshold linear energy transfer (LET) for a DSOI 6T SRAM cell decreases with an increase in temperature. Compared with a fully depleted SOI (FDSOI) technology, the unique independent back-gate bias scheme for a DSOI SRAM cell exhibits higher tolerance to SEU. At 400 K, it is found that the SEU threshold LET (LET th ) for a DSOI 6T SRAM cell increases by 12.5% with back-gate bias of nMOS reduced from 0 to -15 V.
更多
查看译文
关键词
Back-gate bias,collected charge,double silicon-on-insulator (DSOI),full width at half maximum (FWHM),single-event upset (SEU),temperature
AI 理解论文
溯源树
样例
生成溯源树,研究论文发展脉络
Chat Paper
正在生成论文摘要