Critical Path Analysis Of Two-Channel Interleaved Digital Mash Delta Sigma Modulators

2013 NORCHIP(2013)

引用 0|浏览0
暂无评分
摘要
Implementation of wireless wideband transmitters using Delta Sigma DACs requires very high speed modulators. Digital MASH Delta Sigma modulators are good candidates for speed enhancement using interleaving because they require only adders and can be cascaded. This paper presents an analysis of the integrator critical path of two-channel interleaved Delta Sigma modulators. The bottlenecks for a high-speed operation are identified and the performance of different logic styles is compared. Static combinational logic shows the best trade-off and potential for use in such high speed modulators. A prototype 12-bit second order MASH Delta Sigma modulator designed in 65 nm CMOS technology based on this study achieves 9 GHz operation at 1 V supply.
更多
查看译文
AI 理解论文
溯源树
样例
生成溯源树,研究论文发展脉络
Chat Paper
正在生成论文摘要