Versa: A Dataflow-Centric Multiprocessor with 36 Systolic ARM Cortex-M4F Cores and a Reconfigurable Crossbar-Memory Hierarchy in 28nm

2021 Symposium on VLSI Circuits(2021)

引用 2|浏览14
暂无评分
摘要
We present Versa, an energy-efficient processor with 36 systolic ARM Cortex-M4F cores and a runtime-reconfigurable memory hierarchy. Versa exploits algorithm-specific characteristics in order to optimize bandwidth, access latency, and data reuse. Measured on a set of kernels with diverse data access, control, and synchronization characteristics, reconfiguration between different Versa modes yields median energy-efficiency improvements of 11.6× and 37.2× over mobile CPU and GPU baselines, respectively.
更多
查看译文
关键词
GPU,CPU,synchronization characteristics,diverse data access,data reuse,access latency,algorithm-specific characteristics,systolic ARM Cortex-M4F cores,Versa,median energy-efficiency improvements,runtime-reconfigurable memory hierarchy,energy-efficient processor,reconfigurable crossbar-memory hierarchy,dataflow-centric multiprocessor,size 28 nm
AI 理解论文
溯源树
样例
生成溯源树,研究论文发展脉络
Chat Paper
正在生成论文摘要