Cost-Effective and Flexible Asynchronous Interconnect Technology for GALS Systems

IEEE Micro(2021)

引用 6|浏览14
暂无评分
摘要
In this article, a novel interconnect technology is presented for the cost-effective and flexible design of asynchronous networks-on-chip. It delivers asynchrony in heterogeneous system integration while yielding low-energy on-chip data movement. The approach consists of both a lightweight asynchronous switch architecture (using transition-signaling protocols and bundled-data encoding) and a complete synthesis flow built on top of mainstream industrial CAD tools. For the first time, this article demonstrates compelling area, performance and power benefits when compared to a recent commercial synchronous switch, and the ability of the tool flow to correctly instantiate a complete and competitive network topology.
更多
查看译文
关键词
flexible asynchronous interconnect technology,GALS systems,novel interconnect technology,asynchronous networks-on-chip,heterogeneous system integration,on-chip data movement,lightweight asynchronous switch architecture,transition-signaling protocols,bundled-data encoding,complete synthesis flow,mainstream industrial CAD tools,recent commercial synchronous switch,tool flow,complete network topology,competitive network topology
AI 理解论文
溯源树
样例
生成溯源树,研究论文发展脉络
Chat Paper
正在生成论文摘要