ISSCC 2017 / SESSION 16 / GIGAHERTZ DATA CONVERTERS / 16 . 1 16 . 1 A 13 b 4 GS / s Digitally Assisted Dynamic 3-Stage Asynchronous Pipelined-SAR ADC

semanticscholar(2017)

引用 0|浏览1
暂无评分
摘要
In recent years, the need for high performance RF sampling ADCs has driven impressive developments of pipelined-SAR and pipelined ADCs, all supported by time-interleaving [1-4]. All these designs use a closed loop MDAC amplifier in the first stage and digital calibration/equalization to alleviate finite gain, settling and memory effects, but the closed-loop amplifier remains a scaling bottleneck. In this work, a three-stage asynchronous pipelined-SAR with open-loop integratorbased amplifiers is used to maximize the sampling frequency, resolution and linearity. The solution is mostly supported by dynamic circuits and multiple calibration loops to reduce cost, power and noise, maximize process portability and support production testability.
更多
查看译文
AI 理解论文
溯源树
样例
生成溯源树,研究论文发展脉络
Chat Paper
正在生成论文摘要