An Iterative Technique for Runtime Efficient Hardware-Software Partitioning

2019 International Conference on Field-Programmable Technology (ICFPT)(2019)

引用 0|浏览35
暂无评分
摘要
The increasing popularity of FPGA-based devices for applications of different size and complexity calls for runtime efficient hardware-software partitioning techniques with high levels of accuracy. However, the prohibitively large design space during partitioning makes this task a challenging one, leading to restrictions on the design space at the cost of accuracy. In this work, we propose an iterative technique for runtime efficient hardware-software partitioning based on a divide and conquer algorithm. The proposed techniques have been evaluated using applications from the CHstone benchmark suite with accuracy of 94% and 99% compared to implementation and an exhaustive technique respectively, with significantly low runtimes.
更多
查看译文
关键词
Divide and Conquer,Iterative Technique,HW SW Partitioning,Vendor and Device Agnostic
AI 理解论文
溯源树
样例
生成溯源树,研究论文发展脉络
Chat Paper
正在生成论文摘要