FSNoC: Safe Network-on-Chip Design with Packet Level Lock Stepping

2019 ACM/IEEE International Workshop on System Level Interconnect Prediction (SLIP)(2019)

引用 1|浏览10
暂无评分
摘要
Functional safety is the top priority for the design of automotive and other mission-critical systems. We proposed Functional Safe NoC (FSNoC) with a new Packet Level Lock Stepping (PLLS) concept for Concurrent Error Detection (CED) of Network-on-Chip (NoC) with high Diagnostic Coverage (DC) and reduced area overhead. Furthermore, we proposed to divide the NoC network of a System-On-Chip(SOC) design into partitions with different performance requirements and apply separate but inter-operable safety mechanisms based on Performance Power Area (PPA) trade-off given the design meet safety requirement. The proposed techniques were used on an industry NoC design to achieve over 99% DC coverage with 11-33% of area, 12-29% power overhead and 5-22% of wiring overhead depending on partition choices.
更多
查看译文
关键词
NoC,Safety,Concurrent Error Detection
AI 理解论文
溯源树
样例
生成溯源树,研究论文发展脉络
Chat Paper
正在生成论文摘要