Multi-Start Simulated Annealing For Partially-Reconfigurable Fpga Floorplanning

2018 IEEE INTERNATIONAL PARALLEL AND DISTRIBUTED PROCESSING SYMPOSIUM WORKSHOPS (IPDPSW 2018)(2018)

引用 6|浏览0
暂无评分
摘要
FPGA floorplatmig consists in finding a satisfactory placement of the different pre-determined regions of a design, onto the resource matrix that composes the FPGA hardware. Performance is ensured by minimizing the distances between communicating regions, as well as between regions and their I/O ports on the FPGA. To this very challenging problem, additional features can be added, such as taking into account the existence of partially-reconfigurable regions. This paper presents the solution method we proposed in the RAW Floorplanning Desing Contest, organized for the 25th Anniversary of the Reconfigurable Architectures Workshop (RAW), held in conjunction with the IPDPS'18 conference. The solution method is a multistart simulated annealing procedure, which won the contest.
更多
查看译文
关键词
RAW Floorplanning Design Contest,I/O ports,reconfigurable architecture workshop,multistart simulated annealing procedure,solution method,partially-reconfigurable regions,communicating regions,FPGA hardware,resource matrix,partially-reconfigurable FPGA floorplanning
AI 理解论文
溯源树
样例
生成溯源树,研究论文发展脉络
Chat Paper
正在生成论文摘要