Pixel/DRAM/logic 3-layer stacked CMOS image sensor technology

H. Tsugawa,H. Takahashi, R. Nakamura,Taku Umebayashi, T. Ogita,H. Okano, K. Iwase, H. Kawashima, T. Yamasaki, D. Yoneyama, J. Hashizume, T. Nakajima, K. Murata, Y. Kanaishi, K. Ikeda, K. Tatani,T. Nagano,H. Nakayama,T. Haruta,T. Nomoto

2017 IEEE International Electron Devices Meeting (IEDM)(2017)

引用 53|浏览11
暂无评分
摘要
We developed a CMOS image sensor (CIS) chip, which is stacked pixel/DRAM/logic. In this CIS chip, three Si substrates are bonded together, and each substrate is electrically connected by two-stacked through-silica vias (TSVs) through the CIS or dynamic random access memory (DRAM). We obtained low resistance, low leakage current, and high reliability characteristics of these TSVs. Connecting metal with TSVs through DRAM can be used as low resistance wiring for a power supply. The Si substrate of the DRAM can be thinned to 3 pm, and its memory retention and operation characteristics are sufficient for specifications after thinning. With this stacked CIS chip, it is possible to achieve less rolling shutter distortion and produce super slow motion video.
更多
查看译文
关键词
pixel/DRAM/logic 3-layer stacked CMOS image sensor technology,CMOS image sensor chip,dynamic random access memory,low leakage current,through-silica vias,Si
AI 理解论文
溯源树
样例
生成溯源树,研究论文发展脉络
Chat Paper
正在生成论文摘要