Novel MOS varactor device optimization and modeling for high-speed transceiver design in FinFET technology

2016 IEEE INTERNATIONAL ELECTRON DEVICES MEETING (IEDM)(2016)

引用 2|浏览18
暂无评分
摘要
For the first time, an optimized MOS varactor device design and a new physical based varactor model for advanced FinFET process is presented for high speed analog applications. The varactor is optimized in process and cell design to achieve high tuning range and low jitter for PLL design. A new physical BSIMCMG based varactor model is developed with RF components to fully describe the 3D device in FinFET technology for high frequency applications. The power dependent varactor CV characteristics and modeling for accurate VCO simulation is described. The new varactor device and model has been validated in 32.75 GB/s high speed transceiver design in 16nm FinFET technology.
更多
查看译文
关键词
MOS varactor device optimization,high-speed transceiver design,FinFET technology,optimized MOS varactor device design,physical-based varactor model,high-speed analog application,high-tuning range,PLL design,physical BSIMCMG-based varactor model,RF components,3D device,power-dependent varactor CV characteristics,VCO simulation,size 16 nm
AI 理解论文
溯源树
样例
生成溯源树,研究论文发展脉络
Chat Paper
正在生成论文摘要