Low-Power Cache Memory With State-Of-The-Art Stt-Mram For High-Performance Processors

2015 INTERNATIONAL SOC DESIGN CONFERENCE (ISOCC)(2015)

引用 6|浏览40
暂无评分
摘要
This paper describes state-of-the-art STT-MRAM, which can drastically save energy consumption dissipated in cache memory system compared with conventional SRAM-based ones. This paper also presents how to build cache memory hierarchy with both the state-of-art STT-MRAM and SRAM to reduce cache energy consumption. The key point is "break-even-time aware memory design" based on normally-off operation. For further power reduction, an intelligent power management technique for the STT-MRAM-based cache is also discussed.
更多
查看译文
关键词
low-power cache memory,STT-MRAM,high-performance processors,SRAM,cache energy consumption reduction,break-even-time aware memory design,normally-off operation,power reduction,intelligent power management technique
AI 理解论文
溯源树
样例
生成溯源树,研究论文发展脉络
Chat Paper
正在生成论文摘要