Data-Loop-Free Self-Timed Circuit Verification

2018 24th IEEE International Symposium on Asynchronous Circuits and Systems (ASYNC)(2018)

引用 5|浏览45
暂无评分
摘要
This paper presents a methodology for formally verifying the functional correctness of self-timed circuits whose data flows are free of feedback loops. In particular, we formalize the relationship between their input and output sequences. We use the DE system, a formal hardware description language built using the ACL2 theorem-proving system, to specify and verify finite-state-machine representations of self-timed circuit designs. We apply a link-joint paradigm to model self-timed circuits as networks of computations that communicate with each other with protocols. Our approach exploits hierarchical reasoning and induction to support scalability. We demonstrate our methodology by modeling and verifying several data-loop-free self-timed circuits.
更多
查看译文
关键词
asynchronous circuit modeling,asynchronous circuit verification,hierarchical verification,non deterministic behavior,link joint model,mechanical theorem proving,data loop free
AI 理解论文
溯源树
样例
生成溯源树,研究论文发展脉络
Chat Paper
正在生成论文摘要