Impact Of Cmos Scaling On Switched-Capacitor Power Amplifiers

2018 IEEE INTERNATIONAL SYMPOSIUM ON CIRCUITS AND SYSTEMS (ISCAS)(2018)

引用 4|浏览13
暂无评分
摘要
This paper discusses the impact of CMOS scaling in the design and performance of switched-capacitor power amplifiers operating in the sub-GHz bands for Internet-of-Things applications. While the peak drain efficiency is found to improve by about 10% when the amplifier is scaled down from a 65-nm standard CMOS to a 28-nm fully-depleted SOI CMOS process, the average efficiency instead slightly degrades. Moreover, it is theoretically demonstrated that the power density (peak-power over area-occupation) is a function of the supply voltage and the dielectric constant of the switched capacitor insulator, and it is about 13% higher in the 65-nm CMOS node.
更多
查看译文
关键词
CMOS scaling,switched-capacitor power amplifiers,Internet-of-Things applications,switched capacitor insulator,subgigahertz bands,fully-depleted SOI CMOS process,dielectric constant
AI 理解论文
溯源树
样例
生成溯源树,研究论文发展脉络
Chat Paper
正在生成论文摘要