A PVT resilient short-time measurement solution for on-chip testing.

Microelectronics Journal(2018)

引用 6|浏览13
暂无评分
摘要
As technology continues to shrink, the challenges of developing manufacturing tests for integrated circuits become more difficult to address. To detect parametric faults of new generation of integrated circuits such as 3D ICs, on-chip short-time intervals have to be accurately measured. The accuracy of an on-chip time measurement module is heavily affected by process, supply voltage, and temperature (PVT) variations. This paper presents a new on-chip time measurement scheme where the undesired effects of PVT variations are attenuated significantly. Two Delay Locked Loops (DLLs) are utilized to implement a robust Vernier delay line to measure on-chip time intervals. Measurement results from a fabricated prototype using CMOS 0.18 μm technology indicate that the proposed DLL based TDC reduces the effects of PVT by more than tenfold compared to the conventional on-chip TDC using a Vernier delay line.
更多
查看译文
关键词
Short-time measurement,PVT,Time to digital converter,Delay locked loops
AI 理解论文
溯源树
样例
生成溯源树,研究论文发展脉络
Chat Paper
正在生成论文摘要