Analysis Of Impedance And Current Distributions In Parallel Igbt Design

2017 IEEE 26TH INTERNATIONAL SYMPOSIUM ON INDUSTRIAL ELECTRONICS (ISIE)(2017)

引用 27|浏览21
暂无评分
摘要
Power electronic applications need high voltage and current ranges which are impossible to obtain with discrete devices. Parallelization technique is a solution to increase power converter current capacity. Current distribution problems may reduce device lifetime and cause converter malfunction. Parallelization requires a total control of circuit parasitic elements which depend on layout physical materials and dimensions. The objective of this article is to show, by electromagnetic (EM) model simulations, layout non ideal effects for power circuits, in order to understand and control circuit stray elements, especially parasitic inductances, and current distributions.
更多
查看译文
关键词
Parallelization, layout, parasitic inductance (L-p), current distribution, coupling parasitic effect (M-p), simulation, EM model, non ideal effects, ADS (TM)
AI 理解论文
溯源树
样例
生成溯源树,研究论文发展脉络
Chat Paper
正在生成论文摘要