A continuous-time delta-sigma ADC with integrated digital background calibration

Analog Integrated Circuits and Signal Processing(2016)

引用 3|浏览0
暂无评分
摘要
This work presents a digital calibration technique in continuous-time (CT) delta-sigma ( ΔΣ ) analog to digital converter. The converter is clocked at 144 MHz with a low oversampling ratio (OSR) of only 8. Dynamic element matching is not efficient to linearize the digital to analog converter (DAC) when the OSR is very low. Therefore, non-idealities in the outermost multi-bit feedback DAC are measured and then removed in the background by a digital circuit. A third-order, four-bit feedback, single-loop CT ΔΣ converter with digital background calibration circuit has been designed, simulated and implemented in 65 nm CMOS process. The maximum simulated signal-to-noise and distortion ratio is 67.1 dB within 9 MHz bandwidth.
更多
查看译文
关键词
Delta-sigma modulator,Continuous-time,Digital calibration,Background calibration
AI 理解论文
溯源树
样例
生成溯源树,研究论文发展脉络
Chat Paper
正在生成论文摘要