An Efficient, Wide Range Time-To-Digital Converter Using Cascaded Time-Interpolation Stages For Electrical Impedance Spectroscopy

2016 IEEE Asia Pacific Conference on Circuits and Systems (APCCAS)(2016)

引用 3|浏览4
暂无评分
摘要
This paper proposes a novel architecture of time to-digital converter (TDC) with wide input range in polar demodulators for electrical impedance spectroscopy (EIS) systems. The system combines a counter-based TDC with cascaded time interpolation stages and efficiently quantizes the phase component. The maximum phase error of 0.52 degrees from 1-kHz to 2.048-MHz frequency sweep range superior to previously reported ones. Reconfigurability of interpolation factor and cascaded architecture greatly enhances hardware efficiency of the system with average power consumption of 1.93 mW, which makes this work worth for system-on-chip (SoC) realization of EIS systems based on polar demodulators.
更多
查看译文
关键词
electrical impedance spectroscopy (EIS),polar demodulator,portable,reconfigurable,time interpolation,time-to-digital converter (TDC),wide-range
AI 理解论文
溯源树
样例
生成溯源树,研究论文发展脉络
Chat Paper
正在生成论文摘要