A Fast Locking Hybrid Tdc-Bb Adpll Utilizing Proportional Derivative Digital Loop Filter And Power Gated Dco

2016 IEEE International Symposium on Circuits and Systems (ISCAS)(2016)

引用 5|浏览10
暂无评分
摘要
A hybrid Time to Digital Converter (TDC) - Bang Bang (BB) All Digital Phase Locked Loop (ADPLL) architecture is proposed to optimize power, area, lock time, and design complexity. The Hybrid ADPLL architecture utilizes a low resolution two synthesizable Time to Digital Converters to achieve fast lock time, and then switches to a Bang-Bang like architecture once it is in the locked state. Such hybrid architecture enables the ADPLL to achieve lock time in less than 1 mu sec using an adaptive proportional derivative digital loop filter while consuming a power of 5.1 mW when locked at 4GHz with 1.37 ps rms period jitter. Additionally, The proposed ADPLL utilizes a novel power gated digitally controlled oscillator to power minimum number of transistors once the ADPLL is locked in a specific frequency band. The ADPLL occupies a total area of 85x150 mu m(2) when synthesized on TSMC 65nm.
更多
查看译文
关键词
Digital PLLs,Digital Loop Filter
AI 理解论文
溯源树
样例
生成溯源树,研究论文发展脉络
Chat Paper
正在生成论文摘要