Lin-analyzer: a high-level performance analysis tool for FPGA-based accelerators.

DAC(2016)

引用 140|浏览98
暂无评分
摘要
The increasing complexity of FPGA-based accelerators, coupled with time-to-market pressure, makes high-level synthesis (HLS) an attractive solution to improve designer productivity by abstracting the programming effort above register-transfer level (RTL). HLS offers various architectural design options with different trade-offs via pragmas (loop unrolling, loop pipelining, array partitioning). However, non-negligible HLS runtime renders manual or automated HLS-based exhaustive architectural exploration practically infeasible. To address this challenge, we present Lin-Analyzer, a high-level accurate performance analysis tool that enables rapid design space exploration with various pragmas for FPGA-based accelerators without requiring RTL implementations.
更多
查看译文
关键词
Lin-analyzer,high-level performance analysis tool,FPGA-based accelerator,time-to-market pressure,high-level synthesis,register transfer level,RTL,loop unrolling,loop pipelining,array partitioning,automated HLS
AI 理解论文
溯源树
样例
生成溯源树,研究论文发展脉络
Chat Paper
正在生成论文摘要