17.1 A 10nm FinFET 128Mb SRAM with assist adjustment system for power, performance, and area optimization.

2016 IEEE International Solid-State Circuits Conference (ISSCC)(2016)

引用 38|浏览137
暂无评分
摘要
The power consumption of a mobile application processor (AP) is strongly limited by the SRAM minimum operating voltage, VMIN [1], since the 6T bit cell must balance between write-ability and bit cell stability. However, the SRAM VMIN scales down gradually with advanced process nodes due to increased variability. This is evident with the quantized device-width and limited process-knobs of a FinFET technology, which has greatly affected SRAM design [2–4]. Therefore, assist-circuits are more crucial in a FinFET technology to improve VMIN, which in turn adds to the Power, Performance, and Area (PPA) gain of SRAM.
更多
查看译文
关键词
power consumption,mobile application processor,SRAM minimum operating voltage,write-ability,bit cell stability,advanced process nodes,limited process-knobs,FinFET technology,SRAM design,assist-circuits,power performance and area gain,PPA gain,size 10 nm
AI 理解论文
溯源树
样例
生成溯源树,研究论文发展脉络
Chat Paper
正在生成论文摘要