Compact Model for Carbon Nanotube Field-Effect Transistors Including Nonidealities and Calibrated With Experimental Data Down to 9-nm Gate Length

Electron Devices, IEEE Transactions(2013)

引用 83|浏览16
暂无评分
摘要
A semianalytical carbon nanotube field-effect transistor (CNFET) model based on the virtual-source model is presented, which includes series resistance, parasitic capacitance, and direct source-to-drain tunneling leakage. The model is calibrated with recent experimental data down to 9-nm gate length. Device performance of 22- to 7-nm technology nodes is analyzed. The results suggest that contact resistance is the key performance limiter for CNFETs; direct source-to-drain tunneling results in significant leakage due to low effective mass in carbon nanotubes and prevents further downscaling of the gate length. The design space that minimizes the gate delay in CNFETs subject to OFF-state leakage current (IOFF) constraints is explored. Through the optimization of the length of the gate, contact, and extension regions to balance the parasitic effects, the gate delay can be improved by more than 10% at 11- and 7-nm technology nodes compared with the conventional 0.7 × scaling rule, while the OFF-state leakage current remains below 0.5 μA/μm .
更多
查看译文
关键词
carbon nanotube field effect transistors,contact resistance,leakage currents,optimisation,semiconductor device models,tunnelling,cnfet model,ioff constraints,off-state leakage current constraints,carbon nanotube field-effect transistors,carbon nanotubes,compact model,design space,device performance,direct source-to-drain tunneling leakage,gate delay,gate length,key performance limiter,optimization,parasitic capacitance,parasitic effects,semianalytical carbon nanotube field-effect transistor model,series resistance,size 9 nm,technology nodes,virtual-source model,carbon nanotube (cnt),carbon nanotube field effect transistor (cnfet),direct source-to-drain tunneling
AI 理解论文
溯源树
样例
生成溯源树,研究论文发展脉络
Chat Paper
正在生成论文摘要