Critical path analysis of two-channel interleaved digital MASH ΔΣ modulators

2009 NORCHIP(2013)

引用 2|浏览2
暂无评分
摘要
Implementation of wireless wideband transmitters using ΔΣ DACs requires very high speed modulators. Digital MASH ΔΣ modulators are good candidates for speed enhancement using interleaving because they require only adders and can be cascaded. This paper presents an analysis of the integrator critical path of two-channel interleaved ΔΣ modulators. The bottlenecks for a high-speed operation are identified and the performance of different logic styles is compared. Static combinational logic shows the best trade-off and potential for use in such high speed modulators. A prototype 12-bit second order MASH ΔΣ modulator designed in 65 nm CMOS technology based on this study achieves 9 GHz operation at 1 V supply.
更多
查看译文
关键词
CMOS digital integrated circuits,combinational circuits,critical path analysis,delta-sigma modulation,integrated circuit design,ΔΣ DAC,CMOS technology,adders,critical path analysis,frequency 9 GHz,integrator critical path,second-order MASH ΔΣ modulator design,size 65 nm,speed enhancement,static combinational logic,two-channel interleaved digital MASH ΔΣ modulators,very-high-speed modulators,voltage 1 V,wireless wideband transmitters
AI 理解论文
溯源树
样例
生成溯源树,研究论文发展脉络
Chat Paper
正在生成论文摘要