Fast, Flexible High-Level Synthesis from OpenCL using Reconfiguration Contexts

Micro, IEEE(2014)

引用 39|浏览16
暂无评分
摘要
High-level synthesis from OpenCL has shown significant potential, but current approaches conflict with mainstream OpenCL design methodologies owing to orders-of-magnitude longer field-programmable gate array compilation times and limited support for changing or adding kernels after system compilation. In this article, the authors introduce a back-end synthesis approach for potentially any OpenCL tool. This approach uses virtual coarse-grained reconfiguration contexts to speed up compilation by 4,211× at a cost of 1.8× system resource overhead, while also enabling 144× faster reconfiguration to support different kernels and rapid changes to kernels.
更多
查看译文
关键词
field programmable gate arrays,high level synthesis,back-end synthesis approach,flexible high-level synthesis,kernels,mainstream OpenCL design methodologies,reconfiguration contexts,virtual coarse-grained reconfiguration contexts,FPGA,OpenCL,intermediate fabrics
AI 理解论文
溯源树
样例
生成溯源树,研究论文发展脉络
Chat Paper
正在生成论文摘要