Image sensor readout circuitry supporting the analog computation of large vertical surrounds

Circuits and Systems(2010)

引用 1|浏览3
暂无评分
摘要
A logarithmic CMOS image sensor is proposed with a readout circuit that allows the direct calculation of a weighted average of pixels in a column. The kernel weights are controlled through bias voltages in a set of variable-gain current mirrors. A detailed description of the circuit topology and design is given. The circuitry was simulated using 1.2°m CMOS technology. The simulation shows that inaccuracies in the effective kernel weights due to changes in loading as the photodiode currents for individual pixels vary result in errors of no more than 0.88% in the computed vertical averages for an example 33-pixel Gaussian kernel. The analog computation of the vertical averages eliminates the need for the buffer memory that is ordinarily required when implementing two-dimensional image filters entirely in digital hardware.
更多
查看译文
关键词
cmos image sensors,buffer storage,mirrors,network topology,readout electronics,analog computation,circuit topology,digital hardware,image sensor readout circuitry,large vertical surrounds,logarithmic cmos image sensor,readout circuit,size 1.2 mum,two-dimensional image filters,variable-gain current mirrors,cmos image sensor,pixel,lighting,image sensor,kernel,gaussian kernel,photodiodes,logic gates,cmos integrated circuits,transistors
AI 理解论文
溯源树
样例
生成溯源树,研究论文发展脉络
Chat Paper
正在生成论文摘要