IP Integration Overhead Analysis in System-on-Chip Video Encoder

Krakow(2007)

引用 7|浏览3
暂无评分
摘要
Current system-on-chip implementations integrate IP blocks from different vendors. Typical problems are incompatibility and integration overheads. This paper presents a case study of integrating two black-box hardware accelerators into highly scalable and modular multiprocessor system-on-chip architecture. The integration was implemented by creating two wrapper components that adapt the interfaces of the hardware accelerators for the used architecture and on-chip network. The benefit of the accelerators was measured in three different configurations and especially the execution time overheads caused by the software, data delivery, and shared resource contention were extracted and analyzed in MPEG-4 encoder. The overheads increase the function runtime up to 20x compared to the ideal acceleration. In addition, the accelerator that seemed to be more efficient performed worse in practice. As a conclusion, it is pointed out that the integration induces great overhead to the execution time, rendering a-few-clock-cycle optimizations within the accelerator meaningless.
更多
查看译文
关键词
multiprocessing systems,system-on-chip,video codecs,video coding,IP integration overhead analysis,MPEG-4 encoder,black-box hardware accelerators,few-clock-cycle optimizations,modular multiprocessor,on-chip network,system-on-chip architecture,system-on-chip video encoder,wrapper components
AI 理解论文
溯源树
样例
生成溯源树,研究论文发展脉络
Chat Paper
正在生成论文摘要