23.8 A 34V charge pump in 65nm bulk CMOS technology

Solid-State Circuits Conference Digest of Technical Papers(2014)

引用 42|浏览15
暂无评分
摘要
Recent advances in MEMS-based oscillators have resulted in their proliferation in timing applications that were once exclusive to quartz-based devices [1]. For applications requiring low phase noise - e.g., cellular, GPS and high-speed serial links - one possible approach is to bias the MEMS resonator at a higher DC voltage to reduce its motional impedance and increase signal energy [2]. Realizing high-voltage charge pumps in bulk CMOS technology is limited by the breakdown voltage of the well/substrate diodes shown in Fig. 23.8.1(a) and Fig. 23.8.1(b). This breakdown limit is even lower with technology scaling and is <;10V in a 22nm CMOS node. Systems with high-voltage requirements often resort to older, high-voltage-tolerant nodes or exotic technologies that limit MEMS integration into SoCs. This work demonstrates a charge pump design in 65nm technology with a three-fold increase in the output voltage range. Highvoltage tolerance is enabled by the proposed well-biasing arrangement and oxide isolation. The pump achieves 34V output by using three different charge pump cells that tradeoff achievable voltage range and power efficiency to achieve a peak efficiency of 38%. Additionally, finger capacitors are optimized to ensure reliability while maintaining efficiency.
更多
查看译文
关键词
cmos integrated circuits,charge pump circuits,micromechanical resonators,oscillators,cmos,gps,mems resonator,mems-based oscillators,soc,cellular,charge pumps,current 23.8 a,high-speed serial links,high-voltage-tolerant nodes,motional impedance,oxide isolation,phase noise,quartz-based devices,signal energy,size 22 nm,size 65 nm,voltage 34 v
AI 理解论文
溯源树
样例
生成溯源树,研究论文发展脉络
Chat Paper
正在生成论文摘要