Improving the target impedance method for PCB decoupling of core power

Electronic Components and Technology Conference(2014)

引用 21|浏览2
暂无评分
摘要
Decoupling core power for modern processors or SOCs is a challenging task due to large power consumption. The decoupling network designed by a commonly used target impedance approach is known to be very pessimistic and very difficult to implement. In this paper, a step surge current is identified as a major source of core power noise. By considering the ramp time of the surge current, we propose a modified target impedance method that significantly reduces the pessimism built into the original target impedance method. As an example, a real FPGA decoupling case is used to demonstrate the effectiveness of the new proposal.
更多
查看译文
关键词
electric impedance,field programmable gate arrays,printed circuit design,fpga decoupling case,pcb decoupling,core power noise,ramp time,step surge current,target impedance method,inductance,capacitors,impedance,noise,system on chip
AI 理解论文
溯源树
样例
生成溯源树,研究论文发展脉络
Chat Paper
正在生成论文摘要