Timing challenges in high-speed interleaved ΔΣ DACs

ISIC(2014)

引用 4|浏览1
暂无评分
摘要
Time-interleaved ΔΣ DACs have the potential for wideband and high-speed operation. Their SNR is limited by the timing skew between the output delays of the channels to the output. In a two-channel interleaved ΔΣ DAC, the channel skew arises from the duty cycle error in the half sample rate clock. The effects of timing skew error can be mitigated by hold interleaving, digital pre-filtering or compensation in the form of analog post-correction or digital pre-correction. This paper presents a comparative study of these techniques for two-channel interleaving and the trade-offs are investigated. First order FIR pre-filtering is found to be a suitable solution with a moderate DAC matching penalty of one bit. Higher order pre-filtering achieves a near immunity to timing skew at the cost of higher matching penalty. Correction techniques are found to be less effective than pre-filtering and not well suited for high-speed implementation.
更多
查看译文
关键词
fir filters,delta-sigma modulation,high-speed integrated circuits,dac matching penalty,analog post-correction,digital pre-correction,digital pre-filtering,duty cycle error,first-order fir pre-filtering,half-sample rate clock,high-speed interleaved δς dac,high-speed operation,higher-order pre-filtering,hold interleaving,output delays,time-interleaved δς dac,timing challenge,timing skew error,two-channel interleaved δς dac,wideband operation,δσ-dac,duty cycle,time-interleaving,noise shaping,transfer functions,signal to noise ratio,modulation
AI 理解论文
溯源树
样例
生成溯源树,研究论文发展脉络
Chat Paper
正在生成论文摘要