A 14 nm FinFET 128 Mb SRAM With V Enhancement Techniques for Low-Power Applications

Solid-State Circuits, IEEE Journal of  (2015)

引用 177|浏览1
暂无评分
摘要
Two 128 Mb dual-power-supply SRAM chips are fabricated in a 14 nm FinFET technology. A 0.064 μm2 and a 0.080 μm2 6T SRAM bitcells are designed for high-density (HD) and high-performance (HP) applications. To improve VMIN of the high-density SRAM, a negative bitline scheme (NBL) is adopted as a write-assist technique. Then, the disturbance-noise reduction (DNR) scheme is proposed as a read-assist circuit to improve the VMIN of the high-performance SRAM. The 128 Mb 6T-HD SRAM test-chip is fully demonstrated featuring 0.50 VMIN with 200 mV improvement by NBL, and 0.47 VMIN for the 128 Mb 6T-HP with 40 mV improvement by the DNR. Improved VMIN reduces 45.4% and 12.2% power-consumption of the SRAM macro with the help of each assist circuit, respectively.
更多
查看译文
关键词
MOSFET,SRAM chips,integrated memory circuits,low-power electronics,FinFET,SRAM,disturbance noise reduction,enhancement technique,high-density applications,high-performance applications,low-power applications,negative bitline scheme,read assist circuit,size 14 nm,storage capacity 128 Mbit,voltage 0.5 V,voltage 200 mV,write assist technique,14 nm FinFET,Disturbance-noise reduction,SRAM,assist,low-power,low-voltage
AI 理解论文
溯源树
样例
生成溯源树,研究论文发展脉络
Chat Paper
正在生成论文摘要