A 31 ns Random Cycle VCAT-Based 4F DRAM With Manufacturability and Enhanced Cell Efficiency

Solid-State Circuits, IEEE Journal of(2010)

引用 44|浏览88
暂无评分
摘要
A functional 4F2 DRAM was implemented based on the technology combination of stack capacitor and surrounding-gate vertical channel access transistor (VCAT). A high performance VCAT has been developed showing excellent Ion-Ioff characteristics with more than twice turn-on current compared with the conventional recessed channel access transistor (RCAT). A new design methodology has been applied to accommodate 4F2 cell array, achieving both high performance and manufacturability. Especially, core block restructuring, word line (WL) strapping and hybrid bit line (BL) sense-amplifier (SA) scheme play an important role for enhancing AC performance and cell efficiency. A 50 Mb test chip was fabricated by 80 nm design rule and the measured random cycle time (tRC) and read latency (tRCD) are 31 ns and 8 ns, respectively. The median retention time for 88 Kb sample array is about 30 s at 90°C under dynamic operations. The core array size is reduced by 29% compared with conventional 6F2 DRAM.
更多
查看译文
关键词
DRAM chips,capacitors,transistors,DRAM,cell array,core block restructuring,hybrid bit line sense-amplifier scheme,random cycle time,read latency time,recessed channel access transistor,size 80 nm,stack capacitor,temperature 90 C,time 31 ns,time 8 ns,vertical channel access transistor,word line strapping,4F $^{2}$,DRAM,cell efficiency,core architecture,hybrid sense-amplifier (SA),stack capacitor,surrounding-gate vertical channel access transistor (VCAT)
AI 理解论文
溯源树
样例
生成溯源树,研究论文发展脉络
Chat Paper
正在生成论文摘要