A 1.6 V 1.4 Gbp/s/pin Consumer DRAM With Self-Dynamic Voltage Scaling Technique in 44 nm CMOS Technology

IEEE Journal of Solid-state Circuits(2012)

引用 34|浏览21
暂无评分
摘要
A 512 Mbit consumer DDR2 SDRAM that uses self-dynamic voltage scaling (SDVS) and adaptive design techniques is introduced in this paper. With the increase in the significance of process variation, higher performance requirements reduce the allowable design margin in DRAM circuits. However, self-dynamic voltage scaling gives a greater timing margin in the circuitry by changing the internal supply voltage in response to the operating frequency and process skew. By changing the internal supply voltage, the life time of the chip increases by more than 23 times when the supply voltage is lowered by 300 mV. The proposed adaptive design techniques include an adaptive bandwidth delay-locked loop and an adaptive clock gating. The former improves the performance by obtaining a wider valid data window and the latter saves on dynamic power consumption in the clock distribution network. The SDVS method reduces the IDD3P by 9.3% and the adaptive clock gating saves 8.8% of the IDD3N when measured at 200 MHz, 25°C The studied consumer DDR2 SDRAM was fabricated using 44 nm standard DRAM process technology. It occupies a 17.7 mm2 die area and operates using a 1.8 V power supply.
更多
查看译文
关键词
ddr2 sdram,power aware computing,self-dynamic voltage scaling,process variation-aware design,dynamic power consumption,temperature 25 degc,voltage 1.6 v,clock distribution network,timing margin,frequency 200 mhz,frequency-aware design,dram circuits,storage capacity 512 mbit,idd3n,low-power electronics,adaptive clock gating,voltage 1.8 v,delay-locked loop,consumer ddr2 sdram,dram chips,cmos technology,adaptive bandwidth,low-power design,adaptive bandwidth delay-locked loop(dll),sdvs method,self-reconfigurable design,adaptive design,adaptive design technique,clock distribution networks,size 44 nm,delay lock loops,dynamic voltage scaling (dvs),life-time,cmos memory circuits,output enable control,idd3p,consumer drams,integrated circuit,delay lock loop,bandwidth,low power electronics,clock gating,process variation,chip,integrated circuits
AI 理解论文
溯源树
样例
生成溯源树,研究论文发展脉络
Chat Paper
正在生成论文摘要