Interconnect pipelining in a throughput-intensive FPGA architecture.

Amit Singh,Arindam Mukherjee, Malgorzata Marek-Sadowska

FPGA(2001)

引用 64|浏览56
暂无评分
摘要
ABSTRACTWave-steering is a new design methodology that realizes high throughput circuits by embedding layout friendly synthesized structures in silicon. In the wave-steering design methodology, cir?cuits inherently utilize latches. Inside the synthesized structures they are used for signal skewing, and on the interconnects to guar?antee the correct arrival times at the inputs. Recently, we proposed a novel high-throughput FPGA architecture based on the wave-steering design principle to handle throughput-intensive applica?tions. Previously our work was focussed mainly on the Logic Block (LB) design. In this paper we discuss a pipelined intercon?nect scheme to support the strict timing requirements that is neces?sitated by the wave-steered design style. We characterize designs that best fit the new architecture and show that as technology scales down towards deep submicron (DSM), this FPGA fabric shows an increasing throughput performance.
更多
查看译文
AI 理解论文
溯源树
样例
生成溯源树,研究论文发展脉络
Chat Paper
正在生成论文摘要