Gate Sizing For Large Cell-Based Designs

DATE '09: Proceedings of the Conference on Design, Automation and Test in Europe(2009)

引用 29|浏览289
暂无评分
摘要
Today, many chips are designed with predefined discrete cell libraries. In this paper we present a new fast gate sizing algorithm that works natively with discrete cell choices and realistic timing models. The approach iteratively assigns signal slew targets to all source pins of the chip and chooses discrete layouts of minimum size preserving the slew targets. Using slew targets instead of delay budgets, accurate estimates for the input slews are available during the sizing step. Slew targets are updated by an estimate of the local slew gradient.To demonstrate the effectiveness, we propose a new heuristic to estimate lower bounds for the worst path delay. On average, we violate these bounds by 6%. A subsequent local search decreases this gap quickly to 2%. This two-stage approach is capable of sizing designs with more than 5.8 million cells within 2.5 hours and thus helping to decrease turn-around times of multi-million cell designs.
更多
查看译文
关键词
slew target,input slew,local slew gradient,signal slew target,discrete cell choice,discrete layout,million cell,multi-million cell design,predefined discrete cell library,sizing design,large cell-based design
AI 理解论文
溯源树
样例
生成溯源树,研究论文发展脉络
Chat Paper
正在生成论文摘要