A 4th Order 3.6 GS/s RF /spl Sigma//spl Delta/ ADC With a FoM of 1 pJ/bit

Circuits and Systems I: Regular Papers, IEEE Transactions(2013)

引用 29|浏览8
暂无评分
摘要
A 4th order RF LC-based ΣΔ ADC clocked at 3.6 GHz and centered at 900 MHz is presented. A simple design methodology is used to derive a robust architecture with a minimum number of feedback coefficients. The simplicity of the ADC architecture results in a significant performance enhancement and power consumption reduction. An efficient algorithm for the tuning and calibration of the ΣΔ LC-based loop filter is also presented. The ADC, suitable for cognitive Software Defined Radio applications, is implemented in a standard 130 nm CMOS technology. It achieves a 52 dB SFDR and a 50 dB SNR in a 28 MHz BW and consumes only 15 mW from a 1.2 V supply. The Figure of Merit of the ADC is 1.0 pJ/bit, which is to date the best reported FoM for an RF ADC. The effect of the clock jitter on the ADC performance is also measured and presented.
更多
查看译文
关键词
CMOS analogue integrated circuits,cognitive radio,sigma-delta modulation,software radio,ΣΔ LC-based loop filter,4th order RF LC,CMOS technology,FoM,RF ΣΔ ADC,SFDR,SNR,calibration,clock jitter,cognitive software defined radio,feedback coefficient,figure of merit,frequency 28 MHz,frequency 3.6 GHz,frequency 900 MHz,power 15 mW,power consumption reduction,size 130 nm,tuning,voltage 1.2 V,ADC,CMOS analog integrated circuits,RF sampling,SDR,analog digital conversion,continuous-time $SigmaDelta$,sigma delta modulation,software-defined radio
AI 理解论文
溯源树
样例
生成溯源树,研究论文发展脉络
Chat Paper
正在生成论文摘要