Asynchronous balanced gates tolerant to interconnect variability

Seattle, WA(2008)

引用 28|浏览37
暂无评分
摘要
Existing methods for gate level power attack countermeasures depend on exact capacitance matching of the dual-rail data outputs of each gate. Process variability and a lack of design tools make this requirement very difficult to satisfy in practice. We present a novel asynchronous dual-rail gate design which is power balanced, does not require capacitance matching of the data outputs, and is tolerant to process variability on the routed interconnect between gates.
更多
查看译文
关键词
asynchronous circuits,capacitance,integrated circuit design,integrated circuit interconnections,asynchronous balanced gates,asynchronous dual-rail gate design,capacitance matching,gate level power attack countermeasures,interconnect variability
AI 理解论文
溯源树
样例
生成溯源树,研究论文发展脉络
Chat Paper
正在生成论文摘要