Bus Designs For Time-Probabilistic Multicore Processors

DATE '14: Proceedings of the conference on Design, Automation & Test in Europe(2014)

引用 34|浏览91
暂无评分
摘要
Probabilistic Timing Analysis (PTA) reduces the amount of information needed to provide tight WCET estimates in real-time systems with respect to classic timing analysis. PTA imposes new requirements on hardware design that have been shown implementable for single-core architectures. However, no support has been proposed for multicores so far.In this paper, we propose several probabilistically-analysable bus designs for multicore processors ranging from 4 cores connected with a single bus, to 16 cores deploying a hierarchical bus design. We derive analytical models of the probabilistic timing behaviour for the different bus designs, show their suitability for PTA and evaluate their hardware cost. Our results show that the proposed bus designs (i) fulfil PTA requirements, (ii) allow deriving WCET estimates with the same cost and complexity as in single-core processors, and (iii) provide higher guaranteed performance than single-core processors, 3.4x and 6.6x on average for an 8-core and a 16-core setup respectively.
更多
查看译文
关键词
microprocessor chips,multiprocessing systems,real-time systems,timing circuits,PTA requirements,bus designs,hardware design,probabilistic timing analysis,real-time systems,single-core architectures,single-core processors,tight WCET estimates,time-probabilistic multicore processors,
AI 理解论文
溯源树
样例
生成溯源树,研究论文发展脉络
Chat Paper
正在生成论文摘要