Scalable And Adaptive Technique For Compensating Process Variations And Controlling Leakage And Delay In The Fpga

JOURNAL OF LOW POWER ELECTRONICS(2013)

引用 5|浏览14
暂无评分
摘要
A new circuit style is proposed to tune the delay, subthreshold leakage (I-SUB), and gate leakage (I-G) of high fan-in multiplexer circuits, such as the FPGA Look-Up Table (LUT) and Switch-Box (SB), without increasing the Gate Induced Drain Leakage (GIDL) current or causing any reliability problems. In the proposed Adaptive Vgs (AVGS) style, Regular Threshold Voltage (RVT) transistors are replaced with the Low-VT (LVT) ones, but during the active-mode, new transistors have Vgs=-Delta V in the OFF and Vgs = V-DD-Delta V in the ON conditions where Delta V is a new adjustable supply rail. AVGS can be a scalable replacement of the Adaptive Body Biasing (ABB) and Adaptive Supply Voltage (ASV) techniques in emerging manufacturing technologies that have very small body effect and cannot tolerate voltages higher than the nominal supply voltage (VDD) due to the reliability issues. Proposed technique is verified on silicon in the 90 nm technology and remarkable results are observed. AVGS can also be utilized to customize the FPGA delay-leakage trade-off. Area, leakage, dynamic power, and performance overheads are small.
更多
查看译文
关键词
Adaptive Vgs, AVGS, FPGA, Inter-Die Process Variations, Leakage, Source Biasing
AI 理解论文
溯源树
样例
生成溯源树,研究论文发展脉络
Chat Paper
正在生成论文摘要