Analysis of power consumption on switch fabrics in network routers

DAC(2002)

引用 618|浏览301
暂无评分
摘要
In this paper, we introduce a framework to estimate the power consumption on switch fabrics in network routers. We propose different modeling methodologies for node switches, internal buffers and interconnect wires inside switch fabric architectures. A simulation platform is also implemented to trace the dynamic power consumption with bit-level accuracy. Using this framework, four switch fabric architectures are analyzed under different traffic throughput and different numbers of ingress/egress ports. This framework and analysis can be applied to the architectural exploration for low power high performance network router designs.
更多
查看译文
关键词
high performance network router,low power,dynamic power consumption,switch fabric,different number,different modeling methodology,network routers,power consumption,switch fabric architecture,node switch,different traffic throughput,network on chip,intelligent networks,low power electronics,switches,system on chip,packet switching
AI 理解论文
溯源树
样例
生成溯源树,研究论文发展脉络
Chat Paper
正在生成论文摘要