Exploration of GPGPU Register File Architecture Using Domain-wall-shift-write based Racetrack Memory

DAC(2014)

引用 90|浏览87
暂无评分
摘要
SRAM based register file (RF) is one of the major factors limiting the scaling of GPGPU. In this work, we propose to use the emerging nonvolatile domain-wall-shift-write based racetrack memory (DWSW-RM) to implement a power-efficient GPGPU RF, of which the power consumption is substantially reduced. A holistic technology set is developed to minimize the high access cost of DWSW-RW caused by the sequential access mechanism. Experiment results show that our proposed techniques can improve the GPGPU performance by 4.6% compared to the baseline with SRAM based RF. The RF energy efficiency is also significantly improved by 2.45×.
更多
查看译文
关键词
sram based register file,racetrack memory,sram chips,register file,gpgpu register file architecture,graphics processing units,sequential access mechanism,dwsw-rm,domain-wall,gpgpu,nonvolatile domain-wall-shift-write based race-track memory,rf energy efficiency,holistic technology set,multiple data stream architectures,domain wall
AI 理解论文
溯源树
样例
生成溯源树,研究论文发展脉络
Chat Paper
正在生成论文摘要