A Design Of 14-Bits Adc And Dac For Codec Applications In 0.18 Mu M Cmos Process

DELTA 2008: FOURTH IEEE INTERNATIONAL SYMPOSIUM ON ELECTRONIC DESIGN, TEST AND APPLICATIONS, PROCEEDINGS(2008)

引用 1|浏览11
暂无评分
摘要
This paper presents a sigma-delta modulation ADC(Analog-to-Digital Converter) and DAC(Digital-to-Analog Converter) for CODEC applications using 0.18um CMOS process. In the ADC parts, two sigma-delta modulators with 84dB SNR are designed for the stereo applications, and their outputs are merged at the digital domain before decimation filter. Digital decimation filter is integrated with the analog sigma-delta modulators for the full ADC operation. In the DAC parts, the digital data is first processed at the interpolator filters, and modulated by the following sigma-delta modulators. To reduce the mismatch effect of the following DAC, the dynamic element matching method is proposed in this paper. It is designed with 0.18 mu m CMOS process. The simulated SNR is about 100dB, and the power consumption is 40mA.
更多
查看译文
关键词
ADC(Analog-to-Digital Converter), DAC (Digital-to-Analog Converter), sigma-delta modulator
AI 理解论文
溯源树
样例
生成溯源树,研究论文发展脉络
Chat Paper
正在生成论文摘要