谷歌浏览器插件
订阅小程序
在清言上使用

Multi-Resolution Real-Time Dense Stereo Vision Processing in FPGA

Field-Programmable Custom Computing Machines(2012)

引用 11|浏览7
暂无评分
摘要
High-performance dense stereo is a critical component of computer vision applications like 3D reconstruction, robot navigation, and augmented reality. In this paper, we present a low-power, high performance FPGA implementation of a stereo algorithm suitable for embedded real-time platforms. The design is sca lable for higher resolution images and frame rates and supporting different cameras and application requirements. We achieve this by designing highly parallel computation cores with very efficient memory access to the image data. Using a prototype board, we demonstrate real-time stereo processing with 640x480 pixel GigE Vision cameras at 30 frames per second. We show that this FPGA design is 10 times lower power, more scalable and has lower latency, as compared to a GPU based implementation of the same ster eo algorithm.
更多
查看译文
关键词
vision processing,multi-resolution real-time dense stereo,times lower power,augmented reality,fpga design,lower latency,embedded real-time platform,ster eo algorithm,high-performance dense stereo,high performance fpga implementation,real-time stereo processing,application requirement,field programmable gate arrays,robotics,image processing,image resolution,parallel processing,logic design,stereo,fpga
AI 理解论文
溯源树
样例
生成溯源树,研究论文发展脉络
Chat Paper
正在生成论文摘要