Testing and testable designs for one-time programmable FPGAs

IEEE Transactions on Computer-Aided Design of Integrated Circuits and Systems(2000)

引用 1|浏览0
暂无评分
摘要
We present a methodology for production-time testing of one-time programmable field programmable gate arrays (FPGAs) such as those manufactured by Actel. The methodological principles are based on connecting the uncommitted modules (sequential and combinational logic circuits) of the FPGA as a set of disjoint one-dimensional arrays, similar to iterative logic arrays (ILAs). These arrays can then be tested by establishing appropriate conditions for constant testability (C testability). Two design approaches are proposed. Features such as testing time and hardware requirements (measured by the number of cycles and additional transistors and primary input-output pins) are analyzed. We show that the proposed designs require considerably less testing time than a previous technique based on scan. The proposed approaches require 8+nf vectors for testing the Actel FPGAs, where nf is the number of flip-flops in a row. Hardware overhead for the testing circuitry is also analyzed
更多
查看译文
关键词
hardware overhead,testing time,testing circuitry,testable design,one-time programmable FPGAs,production-time testing,Actel FPGAs,proposed approach,constant testability,combinational logic circuit,C testability,proposed design
AI 理解论文
溯源树
样例
生成溯源树,研究论文发展脉络
Chat Paper
正在生成论文摘要