Modeling and Performance Comparison of 1-D and 2-D Devices Including Parasitic Gate Capacitance and Screening Effect

IEEE Transactions on Nanotechnology(2008)

引用 13|浏览0
暂无评分
摘要
Devices based on nanotubes and nanowires have been a popular research topic in the recent years. Many groups have shown promising experimental results in this area. In this paper, we examine the expected performances of 1-D and 2-D MOSFETs by numerical simulation and analytical models. We show that 1-D devices are not necessarily better than 2-D devices for future technologies, especially for low-channel densities and narrow gate widths, due to the parasitic capacitances and screening of the adjacent channels. For example, the delay improvement is overestimated from the intrinsic cases by at least 30%-60% from ignoring parasitics and channel screening effects, for Wgate<10 Lg and channel densities from 400 to 25 mum. We propose a methodology for 1-D device design optimization, and a possible scaling path of 1-D devices down to 11 nm node. The analytical model is a first step toward a compact model for 1-D FETs.
更多
查看译文
关键词
optimisation,semiconductor device models,adjacent channel,low-channel densities,2-d device,channel screening effect,capacitance,nanotube,screening effect,parasitic capacitance,nanowires,1-d device design optimization,2-d mosfets,nanowire,compact model,2-d,nanotubes,analytical model,mosfets,performance comparison,1-d device,numerical simulation,narrow gate widths,1-d,channel density,parasitic gate capacitance,1-d fets,mosfet,2-d devices,1-d mosfets,design optimization
AI 理解论文
溯源树
样例
生成溯源树,研究论文发展脉络
Chat Paper
正在生成论文摘要