A Multi-DSP Based Low-Latency Video Processing System

Information Science and Engineering(2009)

引用 1|浏览3
暂无评分
摘要
In this paper, a multi-DSP based low-latency video processing system is designed, in which one TMS320C6455 and one TMS320DM642 produced by TI are used as kernel processors. Several functions have been implemented, such as video deinterlacing and H.264 encoding. Not only could it have more uniform image quality, but also it greatly reduces the system latency. Considering the VLIW architecture and the memory resource limitation of TMS320C6000 DSPs, the paper optimizes the data storage and transfer respectively in order to reduce the processing latency and enhance the system's performance; Moreover, by analysing the existing video-coding algorithm, a low latency video-coding algorithm structure is put forward to improve the inherent latency.
更多
查看译文
关键词
video deinterlacing,vliw architecture,low latency,existing video-coding algorithm,inherent latency,system latency,h.264 encoding,low-latency video processing system,algorithm structure,processing latency,video processing,data storage,image quality
AI 理解论文
溯源树
样例
生成溯源树,研究论文发展脉络
Chat Paper
正在生成论文摘要