Cache-Aware Real-Time Scheduling on Multicore Platforms: Heuristics and a Case Study

Prague(2008)

引用 52|浏览1
暂无评分
摘要
Multicore architectures, which have multiple processing units on a single chip, have been adopted by most chip manufacturers. Most such chips contain on-chip caches that are shared by some or all of the cores on the chip. To effectively use the available processing resources on such platforms,scheduling methods must be aware of these caches. In this paper, we explore various heuristics that attempt to improve cache performance when scheduling real-time workloads. Such heuristics are applicable when multiple multithreaded applications exist with large working sets. In addition, we present a case study that shows how our best-performing heuristics can improve the end-user performance of video encoding applications.
更多
查看译文
关键词
microprocessor chips,processor scheduling,cache-aware real-time scheduling,multicore architectures,multicore platforms,multiple processing units,onchip caches,video encoding applications,multicore,real-time,scheduling
AI 理解论文
溯源树
样例
生成溯源树,研究论文发展脉络
Chat Paper
正在生成论文摘要