Asynchronous Protocol Converters for Two-Phase Delay-Insensitive Global Communication

ASYNC '07 Proceedings of the 13th IEEE International Symposium on Asynchronous Circuits and Systems(2009)

引用 19|浏览0
暂无评分
摘要
As system-level interconnect incurs increasing penalties in latency, round-trip cycle time and power, and as timing-variability becomes an increasing design challenge, there is renewed interest in using two-phase delay-insensitive asynchronous protocols for robust system-level communication. However, in practice, it is extremely inefficient to build local asynchronous computation nodes with two-phase logic, hence four-phase (i.e., return-to-zero) computation blocks are typically used. This paper proposes two new architecture for a family of asynchronous protocol converters that translate between two- and four-phase protocols, thus facilitating robust system design using efficient global two-phase communication and local four-phase computation. A converter circuit is implemented and evaluated a 0.18 micron TSMC process through post-layout simulation, assuming both a small computation block (8 times 8 combinational multiplier) and an empty computation block (FIFO stage).
更多
查看译文
关键词
protocols,asynchronous protocol converters,converter circuit,four-phase computation blocks,post-layout simulation,robust system design,system-level interconnect,two-phase delay-insensitive global communication,two-phase logic,Asynchronous design,delay-insensitive encoding,digital design,global communication,on-chip networks
AI 理解论文
溯源树
样例
生成溯源树,研究论文发展脉络
Chat Paper
正在生成论文摘要