A Methodology and Tooling Enabling Application Specific Processor Design

18TH INTERNATIONAL CONFERENCE ON VLSI DESIGN, PROCEEDINGS: POWER AWARE DESIGN OF VLSI SYSTEMS(2005)

引用 8|浏览0
暂无评分
摘要
This paper presents a highly efficient processor design methodology based on the LISA 2.0 language. Typically the architecture design phase is dominated by an iterative processor model refinement based on the results of hardware and software simulation andprofiling. Thus, traditionally huge teams of hardware and software experts are required to design new programmable architectures. The proposed design flow reduces the design time and enables even non processor experts to overcome the typical design challenges. The presented design methodology is based on a workbench that automates the generation of all required software tools and furthermore closes the gap between high level modeling and hardware implementation via automatic generation of a Register Transfer Level (RTL) model for the target processor. A case study demonstrates the design approach discussing the application specific instruction-set processor (ASIP) design for a Fast Fourier Transformation (FFT) algorithm. Several processor types such as SIMD and VLIW with various characteristics have been explored to find an optimal processor implementation for this algorithm.
更多
查看译文
关键词
application specific integrated circuits,circuit simulation,fast Fourier transforms,hardware description languages,hardware-software codesign,integrated circuit design,microprocessor chips,LISA 2.0 language,SIMD,VLIW,application specific instruction set processor,application specific processor design,fast Fourier transformation algorithm,hardware implementation,hardware simulation,high level modeling,iterative processor model refinement,programmable architectures,register transfer level model,software simulation,software tools
AI 理解论文
溯源树
样例
生成溯源树,研究论文发展脉络
Chat Paper
正在生成论文摘要